CY37032VP48-100BAIT
| Do pobrania | Download |
|---|---|
| Main description | CPLD Ultra37000 Family 960 Gates 32 Macro Cells 100MHz 3.3V 48-Pin BGA T/R |
CPLD Ultra37000 Family 960 Gates 32 Macro Cells 100MHz 3.3V 48-Pin BGA T/R
Informacje podstawowe
- ProducentCypress Semiconductor
- EURoHSNo (2011/65/EU, 2015/863)
- Automotive No
Informacje dodatkowe
- Crosses 17
- PCNs 25
- FoundINBOMs 1
- MaskPart CY37032VP48100BAI%
- IntroductionDate Jul 07, 2003
- EnablingEnergyEfficiency No
- SupplierUrl http://www.cypress.com/?app=search&searchType=part&keywords=CY37032VP48-100BAIT
Parametry
- Clock Management N/A
- Data Gate No
- Device Logic Cells N/A
- Device System Gates 960
- Family Name Ultra37000
- I/O Voltage (V) 3.3|5
- In-System Programmability Yes
- Individual Output Enable Control No
- Maximum Clock to Output Delay (ns) 6.5
- Maximum Internal Frequency (MHz) 100
- Maximum Propagation Delay Time (ns) 12
- Memory Size (Kbit) N/R
- Number of Flip Flops N/A
- Number of Global Clocks 4
- Number of I/O Banks N/A
- Number of Inter Dielectric Layers N/A
- Number of Logic Blocks/Elements 2
- Number of Macro Cells 32
- Number of Product Terms per Macro 16
- Number of User I/Os 37
- Process Technology N/A
- Program Memory Type ROMLess
- Programmability Yes
- RAM Bits (Kbit) N/A
- Reprogrammability Support Yes
- Speed Grade 100
- Supplier Temperature Grade Industrial
- Temperature Flag Opr
- Tolerant Configuration Interface Voltage (V) 5
- Tradename Ultra37000