CY7C342B-25JXC

Więcej informacji
Do pobrania Download
Main description CPLD MAX® Family 2.5K Gates 128 Macro Cells 50MHz 0.65um, CMOS Technology 5V 68-Pin PLCC
CPLD MAX® Family 2.5K Gates 128 Macro Cells 50MHz 0.65um, CMOS Technology 5V 68-Pin PLCC

Informacje podstawowe

  • ProducentCypress Semiconductor
  • EURoHSYes (2011/65/EU, 2015/863)
  • Automotive No

Informacje dodatkowe

  • Crosses 6
  • PCNs 24
  • FoundINBOMs 1
  • MaskPart CY7C342B25JXC%
  • IntroductionDate Jul 25, 2000
  • EnablingEnergyEfficiency No
  • SupplierUrl http://www.cypress.com/?app=search&searchType=part&keywords=CY7C342B-25JXC

Parametry

  • Clock Management N/A
  • Data Gate No
  • Device Logic Cells N/A
  • Device System Gates 2500
  • Family Name MAX®
  • I/O Voltage (V) N/A
  • In-System Programmability No
  • Individual Output Enable Control No
  • Maximum Clock to Output Delay (ns) 14
  • Maximum Internal Frequency (MHz) 62.5
  • Maximum Operating Current (mA) N/A
  • Maximum Operating Frequency (MHz) 50
  • Maximum Operating Supply Voltage (V) 5.25
  • Maximum Operating Temperature (°C) 70
  • Maximum Propagation Delay Time (ns) 25
  • Memory Size (Kbit) N/A
  • Minimum Operating Supply Voltage (V) 4.75
  • Minimum Operating Temperature (°C) 0
  • Number of Flip Flops 128
  • Number of Global Clocks N/A
  • Number of I/O Banks N/A
  • Number of Inter Dielectric Layers 2
  • Number of Logic Blocks/Elements 8
  • Number of Macro Cells 128
  • Number of Product Terms per Macro 32
  • Number of User I/Os 52
  • Process Technology 0.65um, CMOS
  • Program Memory Type EPROM
  • Programmability Yes
  • RAM Bits (Kbit) N/A
  • Reprogrammability Support No
  • Speed Grade 25
  • Supplier Temperature Grade Commercial
  • Temperature Flag Opr
  • Tolerant Configuration Interface Voltage (V) N/A
  • Tradename MAX
  • Typical Operating Supply Voltage (V) 5
Copyright © CBTG technologie - Dystrybucja Komponentów Elektronicznych