CY7C343-20JXC
| Do pobrania | Download |
|---|---|
| Main description | CPLD MAX® Family 1.25K Gates 64 Macro Cells 0.8um Technology 5V 44-Pin PLCC |
CPLD MAX® Family 1.25K Gates 64 Macro Cells 0.8um Technology 5V 44-Pin PLCC
Informacje podstawowe
- ProducentCypress Semiconductor
- EURoHSYes (2011/65/EU, 2015/863)
- Automotive No
Informacje dodatkowe
- Crosses 337
- PCNs 24
- FoundINBOMs 1
- MaskPart CY7C34320JXC%
- IntroductionDate Jul 25, 2000
- EnablingEnergyEfficiency No
- SupplierUrl http://www.cypress.com/?app=search&searchType=part&keywords=CY7C343-20JXC
Parametry
- Clock Management N/A
- Data Gate No
- Device Logic Cells N/A
- Device System Gates 1250
- Family Name MAX®
- I/O Voltage (V) N/A
- In-System Programmability No
- Individual Output Enable Control No
- Maximum Clock to Output Delay (ns) 12
- Maximum Internal Frequency (MHz) 83.3
- Maximum Propagation Delay Time (ns) 20
- Memory Size (Kbit) N/A
- Number of Flip Flops 64
- Number of Global Clocks N/A
- Number of I/O Banks N/A
- Number of Inter Dielectric Layers 2
- Number of Logic Blocks/Elements 4
- Number of Macro Cells 64
- Number of Product Terms per Macro N/A
- Number of User I/Os 28
- Process Technology 0.8um
- Program Memory Type EPROM
- Programmability Yes
- RAM Bits (Kbit) N/A
- Reprogrammability Support No
- Speed Grade 20
- Supplier Temperature Grade Commercial
- Temperature Flag Opr
- Tolerant Configuration Interface Voltage (V) N/A
- Tradename MAX