CY7C346B-35HXI
| Do pobrania | Download |
|---|---|
| Main description | CPLD MAX® Family 2.5K Gates 128 Macro Cells 33.3MHz 0.65um, CMOS Technology 5V 84-Pin Windowed LCC |
CPLD MAX® Family 2.5K Gates 128 Macro Cells 33.3MHz 0.65um, CMOS Technology 5V 84-Pin Windowed LCC
Informacje podstawowe
- ProducentCypress Semiconductor
- EURoHSYes (2011/65/EU)
- Automotive No
Informacje dodatkowe
- Crosses 1
- PCNs 24
- FoundINBOMs 3
- MaskPart CY7C346B35HXI%
- IntroductionDate Jul 25, 2000
- EnablingEnergyEfficiency No
- SupplierUrl http://www.cypress.com/?app=search&searchType=part&keywords=CY7C346B-35HXI
Parametry
- Clock Management N/A
- Data Gate No
- Device Logic Cells N/A
- Device System Gates 2500
- Family Name MAX®
- I/O Voltage (V) N/A
- In-System Programmability No
- Individual Output Enable Control No
- Maximum Clock to Output Delay (ns) 20
- Maximum Internal Frequency (MHz) 40
- Maximum Propagation Delay Time (ns) 35
- Memory Size (Kbit) N/A
- Number of Flip Flops 128
- Number of Global Clocks N/A
- Number of I/O Banks N/A
- Number of Inter Dielectric Layers 2
- Number of Logic Blocks/Elements 8
- Number of Macro Cells 128
- Number of Product Terms per Macro N/A
- Number of User I/Os 64
- Process Technology 0.65um, CMOS
- Program Memory Type EPROM
- Programmability Yes
- RAM Bits (Kbit) N/A
- Reprogrammability Support No
- Speed Grade 35
- Supplier Temperature Grade Industrial
- Temperature Flag Opr
- Tolerant Configuration Interface Voltage (V) N/A
- Tradename MAX